

# IP 16 bit A/D converter, 8 A/D modules with 256Kx16 FIFO

#### **Features**

- 16-bit LTC1605 A/D converter module
- 8 A/D modules with 8 differential A/D inputs
- Acquisition time of 100Ksps
- Programmable gain 1,2,4,8
- 256Kx16 FIFO enables burst mode or continuous sampling at lower throughput using control logic
- Pre-trigger and post trigger acquisition
- Sampling clock selected from one of the following sources:

Internal divider (IPCLK/N), or IPSTROBE, or External clock

 Trigger event selected from one of the following sources:

Write to IP register, IPSTROBE, or External trigger

- 32 MHz clock
- 2 interrupts and 2 slave DMA IP bus lines
- VITA 4 compliant
- 32 bytes of EEPROM are used for board ID





# **Block Diagram and Operational Overview**

The **IP-AD100** has eight 16-bit A/D converters that run simultaneously at 100Ksps with frontend buffers that are fault protected. The A/D converters support bipolar voltage inputs, and include  $\pm 5$ VDC or  $\pm 10$ VDC

The A/D converters operate continuously at the selected sampling rate. Results are either stored in the FIFO or discarded when appropriate. Only selected channels are saved into the FIFO, so that depth per channel is proportional to number of channels saved.

The customer may desire to think of the IP module as similar to a Digital Storage Oscilloscope (DSO). A DSO can store and display several waveforms and can record signals prior to the trigger. The trigger point is completely configurable by reprogramming the FIFO's programmable empty flag.

A/D samples are acquired and stored into the 18 bit FIFO when acquisition has been started. Once the pre-trigger data has been acquired, triggering becomes active. Further, acquisition before the trigger that are seen will result in the earliest data being discarded at the same time new data is saved, thus maintaining the most recent data in the FIFO.

Once the trigger event is seen, no more data is discarded from the FIFO, and acquisition proceeds until the FIFO is full. At this point, the acquisition stops, and the HOST can read the data from the IP. Interrupts can be sent to the HOST at Event and at acquisition finished.

If desired, such as for a continuous acquisition, data can be read from the FIFO while acquisition is in progress, for continuous streaming. Unfortunately, it will not be possible to maintain a high sampling rate in this scenario due to the time constraints of the IP interface.



## **Applications:**

This is a perfect solution for:

- Process control,
- Industrial control, or
- Precision instrumentation

#### **Software Support:**

The IP-AD8100 is supported under *Windows NT* /2000 by two sample programs, which are supplied with the IP in the board support package. Both examples are designed to work with an IP-type carrier from ALPHI, such as the PCI-4IPM.

One sample program, called SnapShot, fully exercises the IP module in pre- and post-trigger modes, and displays the data to the screen. Data can be stored to a file and can be reloaded in the program at a later time.

The second program, called DrawIpAdc, operates the IP in continuous mode, and displays the data to the screen.

Full source to both HOST DSP code and the applications are provided.

#### LTC1605 A/D Specifications:

- 16-bit, sampling A/D converter
- Fast throughput rate of 100Ksps
- On-chip clock
- Internal reference with external reference connection available for more accuracy
- Bipolar analog input voltage range: ±5VDC or ±10VDC (On Order selectin)
- Integral linearity error ±2.0LSB max with no missing codes
- THD -102dB typical @ 1kHz, first 5 harmonics
- Full-scale bipolar error ±0.50% of FSR
- SNR 90dB at 10KHz typical

#### **AD8251 Gain Amplifier Specifications:**

• Programmable gains: 1, 2, 4, 8

• High CMRR: 98 dB (minimum), G =

• Low gain drift: 10 ppm/°C (maximum)

• Fast settling time: 785 ns to 0.001%

• High CMRR over frequency: 80 dB to 50kHz

(minimum)

#### **Industry Pack Specifications:**

- Meets ANSI/VITA 4-1995
- 8/32 MHz synchronous operation
- Supports ID, 128 byte I/O, interrupt. & 8 Mbyte memory spaces
- 2 Interrupts per module
- Two passive DMA channels are possible.
- Hardware self timed per IP module
- Triggered via system reset and software control
- Jumper or software time-out function
- 5, +/-12 volt reset-able fuse per IP

### **Mechanical: Environmental:**

- Size VITA 4 compliant
   1.8" x 3.9" or 46 mm x 99 mm
- Power 1.0 watt
- Vibration 0.5G, 20-2000 Hz rand
- Shock 20G, 11 msec, ½ sine
- Weight tbd
- MTBF >250,000 hours

#### **Operating Environment:**

 Operating temperature Commercial: 0 to +70 °C Optional: -40 °C to +85 °C

• Non-operating: -45 °C to +90 °C

- Airflow requirement 5 CFM
- Humidity 5 to 90% (non-cond)
- Altitude 0 to 10,000 feet





## **Ordering Information:**

Part number: IP-AD8100 8 channel, 16 bit, 100ksps A/D Industry
Pack Module +/-5 Commercial (0 to +70 °C)

IP-AD8100 8 channel, 16 bit, 100ksps A/D Industry

Pack Module - Industrial (0-40 °C to +85 °C)